Theses: Difference between revisions
From ArcoWiki
Jump to navigationJump to search
Shrikanthg (talk | contribs) No edit summary |
No edit summary |
||
| Line 1: | Line 1: | ||
== Master == | == Master == | ||
*Shrikanth Ganapathy, <span | *Shrikanth Ganapathy, <span style="font-weight: bold;" class="Apple-style-span">Effect of Spatio-Temporal Variations on Memory Systems</span>, Msc Thesis, Universitat Politècnica de Catalunya, July 2009. | ||
<br> | <br> | ||
*Javier Lira, '''Data Replacement Policy on Non-Uniform Cache Architectures for Chip Multiprocessors''', Msc Thesis, Universitat Politècnica de Catalunya, September 2008.<br> | *Javier Lira, '''Data Replacement Policy on Non-Uniform Cache Architectures for Chip Multiprocessors''', Msc Thesis, Universitat Politècnica de Catalunya, September 2008.<br> | ||
<br> | |||
*Marc Lupon, '''Hardware Approaches for Transactional Memory''', Msc Thesis/PFC, Universitat Politècnica de Catalunya, June 2008. [[Media:Mlupon_msc.pdf|(Document)]] | |||
<br> | <br> | ||
Revision as of 16:05, 13 September 2010
Master
- Shrikanth Ganapathy, Effect of Spatio-Temporal Variations on Memory Systems, Msc Thesis, Universitat Politècnica de Catalunya, July 2009.
- Javier Lira, Data Replacement Policy on Non-Uniform Cache Architectures for Chip Multiprocessors, Msc Thesis, Universitat Politècnica de Catalunya, September 2008.
- Marc Lupon, Hardware Approaches for Transactional Memory, Msc Thesis/PFC, Universitat Politècnica de Catalunya, June 2008. (Document)
Ph.D
- Carlos Molina, Microarchitectural Techniques to Exploit Repetitive Computations and Values, Ph.D Thesis, Universitat Politècnica de Catalunya, December 2005. (Document),(Slides)
- Enric Gibert, Clustered Data Cache Designs for VLIW Processors, PhD Thesis, Universitat Politècnica de Catalunya, November 2005. (Document),(Slides)
- Jaume Abella, Adaptive and Low-Complexity Microarchitectures for Power Reduction, Ph.D Thesis, Universitat Politècnica de Catalunya, July 2005. (Document)