Theses: Difference between revisions

From ArcoWiki
Jump to navigationJump to search
Rcanal (talk | contribs)
No edit summary
Jordit (talk | contribs)
No edit summary
Line 34: Line 34:


== Ph.D   ==
== Ph.D   ==
*Govind Sreekarshenoy, '''Architecture Support for Intrusion Detection Systems''', Ph.D Thesis, Universitat Politècnica de Catalunya, Octubre 2012.


*Abhishek Deb, '''HW/SW Mechanisms for Instruction Fusion, Issue and Commit in Modern u-Processors''', Ph.D Thesis, Universitat Politècnica de Catalunya, May 2012.<br>
*Abhishek Deb, '''HW/SW Mechanisms for Instruction Fusion, Issue and Commit in Modern u-Processors''', Ph.D Thesis, Universitat Politècnica de Catalunya, May 2012.<br>


<br>
<br>  


*Indu Bhagat, '''Code Optimizations For Narrow Bitwidth Architectures''', Ph.D Thesis, Universitat Politècnica de Catalunya, February 2012. <br>
*Indu Bhagat, '''Code Optimizations For Narrow Bitwidth Architectures''', Ph.D Thesis, Universitat Politècnica de Catalunya, February 2012. <br>


<br>
<br>  


*[http://personals.ac.upc.edu/mlupon/ Marc Lupon],'''Architectural Support for High-Performing Hardware Transactional Memory Systems''', Ph.D Thesis, Universitat Politècnica de Catalunya, December 2011. [[Media:Mlupon_Thesis.pdf|(Document)]],[[Media:Mlupon_phd.zip|(Slides)]]
*[http://personals.ac.upc.edu/mlupon/ Marc Lupon],'''Architectural Support for High-Performing Hardware Transactional Memory Systems''', Ph.D Thesis, Universitat Politècnica de Catalunya, December 2011. [[Media:Mlupon_Thesis.pdf|(Document)]],[[Media:Mlupon_phd.zip|(Slides)]]
Line 57: Line 61:
*Rakesh Ranjan, '''Speeding Up Sequential Applications on Multicore Platforms''', Ph.D Thesis, Univesitat Politécnica de Catalunya, November 2010.
*Rakesh Ranjan, '''Speeding Up Sequential Applications on Multicore Platforms''', Ph.D Thesis, Univesitat Politécnica de Catalunya, November 2010.


<br>
<br>  


*Alexandre Aleta, '''Instruction Scheduling for Clustered Processors based on Graph Techniques''', Ph.D Thesis, Univesitat Politécnica de Catalunya, Octubre 2009.<br>
*Alexandre Aleta, '''Instruction Scheduling for Clustered Processors based on Graph Techniques''', Ph.D Thesis, Univesitat Politécnica de Catalunya, Octubre 2009.<br>


<br>
<br>  


*Fernando Latorre, '''Clustered Multithreaded Processors''', Ph.D Thesis, Univesitat Politécnica de Catalunya, June 2009.<br>
*Fernando Latorre, '''Clustered Multithreaded Processors''', Ph.D Thesis, Univesitat Politécnica de Catalunya, June 2009.<br>


<br>
<br>  


*Eduardo Quiñones, '''Predicated execution and register windows for out-of-order processors''', Ph.D Thesis, Univesitat Politécnica de Catalunya, November 2008.<br>
*Eduardo Quiñones, '''Predicated execution and register windows for out-of-order processors''', Ph.D Thesis, Univesitat Politécnica de Catalunya, November 2008.<br>


<br>
<br>  


*Jose Maria Codina, '''Single-Phase Instruction Scheduling for Clustered Architectures''', Ph.D Thesis, Univesitat Politécnica de Catalunya, April 2008.<br>
*Jose Maria Codina, '''Single-Phase Instruction Scheduling for Clustered Architectures''', Ph.D Thesis, Univesitat Politécnica de Catalunya, April 2008.<br>


<br>
<br>  


*Pedro Chaparro, '''Thermal Aware Microarchitectures''', Ph.D Thesis, Univesitat Politécnica de Catalunya, February 2008.<br>
*Pedro Chaparro, '''Thermal Aware Microarchitectures''', Ph.D Thesis, Univesitat Politécnica de Catalunya, February 2008.<br>

Revision as of 10:35, 12 February 2013

Master 

  • Álvaro Martínez, A Quantitative Evaluation of State-of-art Memory Technologies, Msc Thesis, Universitat Politècnica de Catalunya, September 2012.


  • Manish Rana, Analyzing stability Concerns in the presence of variations in Subthreshold SRAM, Msc Thesis, Universitat Politècnica de Catalunya, June 2012.


  • José María Arnau, High Performance, Ultra-Low Power Streaming Systems, Msc Thesis, Universitat Politècnica de Catalunya, September 2011. (Document)


  • Jorge Martínez, DRAM-based on-chip cache architectures , Msc Thesis, Universitat Politècnica de Catalunya, September 2010.


  • Shrikanth Ganapathy, Effect of Spatio-Temporal Variations on Memory Systems, Msc Thesis, Universitat Politècnica de Catalunya, July 2009.


  • Javier Lira, Data Replacement Policy on Non-Uniform Cache Architectures for Chip Multiprocessors, Msc Thesis, Universitat Politècnica de Catalunya, September 2008.


  • Marc Lupon, Hardware Approaches for Transactional Memory, Msc Thesis/PFC, Universitat Politècnica de Catalunya, June 2008. (Document)


  • Enric Herrero, ArchitecturalLevel Power Simulator of the Memory Hierarchy of Chip Multiprocessors, Msc Thesis, Universitat Politècnica de Catalunya, June 2007.


Ph.D 

  • Govind Sreekarshenoy, Architecture Support for Intrusion Detection Systems, Ph.D Thesis, Universitat Politècnica de Catalunya, Octubre 2012.


  • Abhishek Deb, HW/SW Mechanisms for Instruction Fusion, Issue and Commit in Modern u-Processors, Ph.D Thesis, Universitat Politècnica de Catalunya, May 2012.


  • Indu Bhagat, Code Optimizations For Narrow Bitwidth Architectures, Ph.D Thesis, Universitat Politècnica de Catalunya, February 2012.


  • Marc Lupon,Architectural Support for High-Performing Hardware Transactional Memory Systems, Ph.D Thesis, Universitat Politècnica de Catalunya, December 2011. (Document),(Slides)


  • Javier Lira, Managing Dynamic Non-Uniform Cache Architectures, Ph.D Thesis, Universitat Politècnica de Catalunya, November 2011. (Document),(Slides)


  • Enric Herrero, Adaptive Memory Hierarchies for Next Generation Tiled Microarchitectures, Ph.D Thesis, Universitat Politècnica de Catalunya, July 2011. (Document),(Slides)


  • Rakesh Ranjan, Speeding Up Sequential Applications on Multicore Platforms, Ph.D Thesis, Univesitat Politécnica de Catalunya, November 2010.


  • Alexandre Aleta, Instruction Scheduling for Clustered Processors based on Graph Techniques, Ph.D Thesis, Univesitat Politécnica de Catalunya, Octubre 2009.


  • Fernando Latorre, Clustered Multithreaded Processors, Ph.D Thesis, Univesitat Politécnica de Catalunya, June 2009.


  • Eduardo Quiñones, Predicated execution and register windows for out-of-order processors, Ph.D Thesis, Univesitat Politécnica de Catalunya, November 2008.


  • Jose Maria Codina, Single-Phase Instruction Scheduling for Clustered Architectures, Ph.D Thesis, Univesitat Politécnica de Catalunya, April 2008.


  • Pedro Chaparro, Thermal Aware Microarchitectures, Ph.D Thesis, Univesitat Politécnica de Catalunya, February 2008.


  • Carlos Molina, Microarchitectural Techniques to Exploit Repetitive Computations and Values, Ph.D Thesis, Universitat Politècnica de Catalunya, December 2005. (Document),(Slides)


  • Enric Gibert, Clustered Data Cache Designs for VLIW Processors, PhD Thesis, Universitat Politècnica de Catalunya, November 2005. (Document),(Slides)


  • Jaume Abella, Adaptive and Low-Complexity Microarchitectures for Power Reduction, Ph.D Thesis, Universitat Politècnica de Catalunya, July 2005. (Document)


  • Ramon Canal, Power- and Performance- Aware Architectures, PhD. Thesis, Universitat Politècnica de Catalunya, Advisors: Antonio González and James E. Smith. June 2004.(Document)(slides)


  • Joan-Manuel Parcerisa, Design of Clustered Superscalar Microarchitectures, PhD. Thesis, Universitat Politècnica de Catalunya, Advisor: Antonio González. June 2004. (Document)